Espressif Systems /ESP32-S3 /SPI0 /INT_ENA

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ENA

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (TOTAL_TRANS_END_INT_ENA)TOTAL_TRANS_END_INT_ENA 0 (ECC_ERR_INT_ENA)ECC_ERR_INT_ENA

Description

SPI1 interrupt enable register

Fields

TOTAL_TRANS_END_INT_ENA

The enable bit for SPI_MEM_TOTAL_TRANS_END_INT interrupt.

ECC_ERR_INT_ENA

The enable bit for SPI_MEM_ECC_ERR_INT interrupt.

Links

() ()